About The Role
We are seeking experienced Senior ASIC Designers.
This role demands proven technical expertise in advanced ASIC design flows, and leadership in execution, cross-functional coordination, and final product delivery. You will be part of an early-stage startup working on an exciting product in the Artificial Intelligence/DataCenter space. The work involves learning advanced LLM in modern data centers and applications to design memory acceleration.
This role will be performed onsite from one of our offices in Santa Clara, CA or Boston, MA.
Essential Duties & Responsibilities
As part of the Silicon Design Team, responsible for RTL design of IPs, subsystems and SOCs supporting Netpreme's silicon roadmap.
Provide technical leadership in defining IP/SOC microarchitecture specifications, and design methodologies. Conduct design reviews to ensure adherence to best practices.
Guide the team in optimizing the design to meet aggressive performance, power and area goals using advanced architectural and design techniques.
Drive effective and seamless collaboration with partner teams across architecture, verification, physical design, firmware, DFT, and post silicon domains to ensure successful system level functionality.
Interface with external IP vendors, foundries and EDA tool providers to ensure dependencies and roadblocks are addressed in a timely fashion to support team deliverables.
Qualifications
Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field.
Minimum of 5+ years of ASIC/SOC digital design experience
Excellent leadership, communication, team building and stakeholder management skills.
Ability to coordinate across multiple projects, manage risks and escalations, and work under tight schedules and budget constraints.
Strong knowledge across the full ASIC/SOC development cycle from microarchitecture development to tape-out in advanced process technologies.
Outstanding technical expertise in microarchitecture development, RTL coding (Verilog/SystemVerilog), synthesis, STA/timing closure, physical design, and verification methodologies.
Hands-on design experience in one or more industry standards/protocol stacks such as Ethernet, UCIe, UALink etc.
Demonstrated ability to optimize designs for PPA (power, performance, area) and to integrate major subsystems (interconnect, I/O, memory).
Proficiency with front-end development tools/methodologies, and scripting for automation and flow integration.
Design and tapeout of any advanced silicon device is highly preferred.
Preferred Qualifications
PhD in Electrical Engineering, Computer Engineering, or a related field.
Experience managing relationships with external design partners, IP vendors, and foundries.
Knowledge of Design-For-Testability, post silicon debug/validation/manufacturing test.
Compensation & Benefits
Competitive salary commensurate with experience including base salary, performance-based bonus, and early stage equity grant
Comprehensive benefits including health, dental, vision, and life insurance
Well-equipped, sunny offices in Santa Clara, CA and Boston, MA
Relocation assistance and visa sponsorship
Perks include a daily lunch stipend, 401k match, and more
A collaborative, continuous-learning work environment with smart, dedicated colleagues engaged in developing the next generation of architecture for high-performance computing
The Opportunity
Impact: Humanity stands at the dawn of a new industrial revolution driven by AI—one with the potential to redefine how we live on this planet. We are tackling a fundamental challenge at the infrastructure layer: unlocking greater AI capability while dramatically improving efficiency. The work we do here compounds across state-of-the-art AI models, systems, and real-world applications.
Timing: Breakthrough technology matters most when it meets the right time. Joining now means real ownership of the company and meaningful influence over product direction and execution. In this early-stage environment, your ideas shape the trajectory of the technology—not just its implementation. You’ll work from first principles, move quickly from insight to execution, and see your contributions directly reflected in what we build.
Culture: You’ll work alongside a group of people who care deeply about rigor, clarity, and impact. We value thoughtful disagreement, fast learning, and intellectual fearlessness. This is a place where strong ideas shine, curiosity is encouraged, and growth is a daily practice—not a future promise.
If an employer mentions a salary or salary range on their job, we display it as an "Employer Estimate". If a job has no salary data, Rise displays an estimate if available.
Critical Loop is hiring an Account Executive to drive distributed-energy sales into the Commercial Real Estate sector across the Long Beach territory, combining technical site assessment with consultative selling to close new customers.
BCBSNE is hiring a Software Engineer to build scalable, AI-powered provider technologies and integrations using cloud and automation in a remote-friendly role.
Lead a distributed datacenter team to plan, build, and operate NVIDIA’s private cloud infrastructure supporting AI and HPC workloads across global sites.
Experienced early-career refinery planning engineer needed to develop production schedules, run LP analyses, and collaborate across commercial and operations teams to optimize refinery value.
Saronic seeks a hands-on Mechanical Engineer to design and prototype robust electromechanical systems for autonomous maritime platforms within a rapid-prototyping special programs team.
Lead hands-on, customer-facing engineering projects in NYC to build custom integrations and agentic systems that deliver measurable value for Auctor’s strategic enterprise customers.
Calix is hiring a Principal Engineer to lead Global Labs infrastructure architecture and lab network design, enabling scalable product validation and cross-functional collaboration.
Experienced mechanical engineer needed to drive electronics packaging and spacecraft hardware design, analysis, and qualification for CesiumAstro’s satellite and airborne communication products.
EAG Laboratories (Eurofins) is hiring a Failure Analysis Engineer in Sunnyvale to lead battery and electronics root-cause investigations and provide technical guidance to clients.
Lead systems engineering efforts for aircraft acquisition work at Tinker AFB, combining technical design with stakeholder-facing responsibilities to support USAF missions.
Rely Health seeks a Forward-Deployed Engineer in the San Francisco Bay Area to configure AI-assisted workflows, build operational automation, and drive customer outcomes across patient orchestration programs.
Faith Technologies seeks an experienced Electrical Engineer II to perform power, lighting and low-voltage engineering for construction projects while mentoring junior staff and ensuring NEC-compliant installations.
Illumina is hiring an Equipment/Process Engineer II to maintain, troubleshoot, and scale metrology and manufacturing equipment that supports its genomic product pipeline.
Atwell is hiring a Michigan-licensed Project Manager (P.E.) to lead land development projects, drive technical quality using Civil 3D, mentor staff, and grow client relationships.
Senior Optical Engineer (Level 3) needed to lead optical design, modeling, and integration efforts for next-generation laser systems at a growing startup.
SpringRole is the first professional reputation network powered by artificial intelligence and blockchain to eliminate fraud from user profiles. Because SpringRole is built on blockchain and uses smart contracts, it's able to verify work experienc...
209 jobs