We are now looking for a Senior ASIC Design Engineer - DFX
NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a “learning machine” that constantly evolves by adapting to new opportunities that are hard to solve, that only we can tackle, and that matter to the world. This is our life’s work, to amplify human imagination and intelligence. Make the choice to join us today. Design-for-Test Engineering at NVIDIA works on groundbreaking innovations involving crafting creative solutions for DFT architecture, verification and post-silicon validation on some of the industry's most complex semiconductor chips.
What You’ll Be Doing:
As a key member of our DFX Methodology Team, you will play a critical role in shaping the architecture, design, implementation, and verification of DFT IPs for our next-generation SoC products. You’ll help drive innovation across the full silicon lifecycle—from pre-silicon to post-silicon—while mentoring and collaborating with cross-functional teams.
Own the architecture, design, and verification of DFT IPs for cutting-edge SoC designs.
Develop, deploy, and enhance DFT methodologies for scalability and future product needs.
Define and align feature sets by working closely with architects, platform, and software teams.
Partner with design, verification, synthesis, timing, and backend teams to ensure cohesive integration.
Create and execute test plans to support both functional and DFT full-chip verification.
Support post-silicon bring-up and validation efforts including debug and issue resolution.
Mentor junior engineers on test design strategies and trade-offs related to cost, quality, and performance.
What We need to see:
Master’s degree (or equivalent experience) in Electrical Engineering or related field.
5+ years of hands-on experience in SoC architecture, RTL design, and verification.
Strong proficiency in micro-architecture and RTL development using Verilog.
Experience with formal verification using JasperGold is a plus.
Deep expertise in DFT design, methodology, and implementation.
Familiarity with related domains such as clocking, STA, place & route, and power optimization.
Experience in post-silicon bring-up on ATE, including understanding of pattern formats, test program development, and failure analysis.
Proficiency in scripting languages such as Python, Perl, or Tcl.
Excellent communication skills and a collaborative mindset—with a curiosity and passion for solving complex technical challenges.
This is your chance to join a high-impact team driving the foundation of next-generation semiconductor innovation. If you’re passionate about DFT and SoC architecture, and want to work in a fast-paced, collaborative environment where your ideas make a difference—we’d love to hear from you.
Your base salary will be determined based on your location, experience, and the pay of employees in similar positions. The base salary range is 136,000 USD - 212,750 USD for Level 3, and 168,000 USD - 264,500 USD for Level 4.You will also be eligible for equity and benefits.
If an employer mentions a salary or salary range on their job, we display it as an "Employer Estimate". If a job has no salary data, Rise displays an estimate if available.
NVIDIA is hiring a GPU Kernel Compiler Engineer to design and optimize compiler-generated and hand-tuned GPU kernels and DSLs that maximize AI inference performance.
Lead the integration of third-party infrastructure providers into NVIDIA’s operational systems and shape robustness for DGX Cloud as a Senior AI Infrastructure Engineer focused on cloud partnerships.
Technical security leader needed to shape and implement application, infrastructure, and blockchain security at Lightspark while partnering closely with engineering and product teams.
Lead material flow and warehouse optimization for a fast-growing defense hardware manufacturer, driving metrics, process improvements, and scalable solutions across multiple sites.
Serve as the Resident Engineering Manager in Muskogee, overseeing engineering staff, project delivery, budgets and consultant contracts for the Oklahoma Department of Transportation.
Experienced electrical engineer to design power, lighting and special systems for life-science and manufacturing facilities while supporting construction administration and cross-discipline coordination.
Be the mechanical lead turning optical lab prototypes into manufacturable hardware for a first-of-a-kind, datacenter-scale quantum computer at a Princeton-based startup.
Experienced quality engineering leader needed to manage teams, drive data-driven process improvements, and implement advanced inspection and quality strategies for Boeing Commercial Airplanes in Everett, WA.
Lead SoC-level pre-silicon verification at Intel, owning strategy, execution, coverage closure and mentoring a team to drive first-silicon success.
Learning.com is hiring a Senior QA Engineer to lead QA standards, automated testing, and release management for its K-12 platform in a fully remote capacity.
Medra seeks a hands-on Mechanical Engineer in San Francisco to design and iterate on robotic hardware that enables automated laboratory workflows.
Experienced Structural & Payload Design Engineers are needed to lead payload system design, integration and certification activities for Boeing's 777X and 787 programs in Everett, WA.
AECOM seeks a Senior Bus Rapid Transit (BRT) Engineer to lead engineering and delivery of high-capacity transit corridors, combining technical design expertise with project leadership and stakeholder coordination.
Serve as an Alternative Energy Engineer for NYC, leading technical reviews, material approvals, and policy-support work to advance safe, code-compliant alternative energy installations across the city.
Texas A&M Engineering is hiring a Technician I to support lab simulations, software programming in Python, and data collection for the Industrial & Systems Engineering department on the College Station campus.
NVIDIA is a publicly traded, multinational technology company headquartered in Santa Clara, California. NVIDIA's invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined computer graphics, and ignited the era of modern AI.
252 jobs