About the Role Intel's AI SoC organization develops cutting-edge products powering next-generation AI applications. As a Senior Verification Engineer, you will play a key role in ensuring the functional correctness and robustness of complex ASIC designs for AI workloads. If you thrive in a fast-paced environment and enjoy solving challenging problems, this is the role for you.
Position Overview You will perform functional logic verification of integrated SoCs to ensure designs meet specifications. This includes defining and developing scalable and reusable block, subsystem, and SoC verification plans, test benches, and verification environments to meet required coverage levels and confirm to microarchitecture specifications.
You'll execute verification plans and define and run emulation and system simulation models to verify designs, analyze power and performance, and uncover bugs. Working in the presilicon environment, you'll replicate, root cause, and debug issues while finding and implementing corrective measures to resolve failing tests.
Collaboration is key as you'll work with SoC architects, microarchitects, full chip architects, RTL developers, postsilicon, and physical design teams to improve verification of complex architectural and microarchitectural features. You'll document test plans and drive technical reviews with design and architecture teams while incorporating security activities within test plans to ensure security coverage.
Additionally, you'll maintain and improve existing functional verification infrastructure and methodology, absorb learning from postsilicon validation quality, update test plans for missing coverages, and proliferate improvements to future products.
Key Responsibilities • Lead digital ASIC verification at block and system level for advanced AI SoCs
• Define and review comprehensive test plans; ensure alignment with design specifications and coverage goals
• Architect and develop SystemVerilog testbench infrastructure (UVM and non-UVM) for functional verification
• Drive execution of test plans, regression runs, and achieve code and functional coverage closure
• Collaborate with design teams to debug issues and ensure timely resolution
• Contribute to pre-silicon verification, chip bring-up, and post-silicon validation
• Mentor junior engineers and establish best practices for verification methodology
You should possess the following professional traits:
• Ability to lead projects, work cross-functionally, and deliver under tight schedules
• Strong communication skills and a collaborative mindset
Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications • Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or Computer Science
• 7+ years of experience in ASIC/SoC verification
Preferred Qualifications • Expertise in SystemVerilog and UVM methodology
• Strong understanding of digital design concepts, clock domain crossings, and power management
• Experience with verification of complex SoCs, including CPU subsystems and standard bus protocols (AXI, AHB)
• Familiarity with industry standard EDA tools, including simulators (VCS, Questa, Xcelium), coverage analysis tools, and modern waveform debug environments.
• Scripting skills (Python, Perl, TCL) for automation
Minimum Qualifications • Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or Computer Science
• 7+ years of experience in ASIC/SoC verification
Preferred Qualifications
• Expertise in SystemVerilog and UVM methodology
• Strong understanding of digital design concepts, clock domain crossings, and power management
• Experience with verification of complex SoCs, including CPU subsystems and standard bus protocols (AXI, AHB)
• Familiarity with industry standard EDA tools, including simulators (VCS, Questa, Xcelium), coverage analysis tools, and modern waveform debug environments.
• Scripting skills (Python, Perl, TCL) for automation
Benefits:
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:
https://intel.wd1.myworkdayjobs.com/External/page/1025c144664a100150b4b1665c750003
Annual Salary Range for jobs which could be performed in the US: $190,610.00-269,100.00 USD
The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.
Work Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.If an employer mentions a salary or salary range on their job, we display it as an "Employer Estimate". If a job has no salary data, Rise displays an estimate if available.
NBCUniversal is hiring a Senior Mechanical Engineer to lead design, troubleshooting, and reliability improvements on mechanical and structural systems for theme park attractions.
An entry-level engineering role supporting Peacock and Media Group broadcast/streaming operations with system configuration, live-event support, and cross-team troubleshooting.
Lead hardware and embedded Linux architecture for rugged, solar-powered IoT weather devices at Perry Weather, owning design, validation, and long-term field reliability.
Senior Technical Solutions Architect to drive enterprise network and IT solution design and proposal support for Federal and DoD capture efforts at Agile Defense.
Lead the technical vision and engineering organization at Life Space Digital to scale a best-in-class DOOH advertising platform combining reliability, performance, and commercial intelligence.
Support Starshield satellite readiness by performing electrical integration, acceptance testing, root-cause investigations, and automation of vehicle checkout procedures.
Schreiber Foods is hiring a Director of Operational Reliability to drive asset performance, maintenance excellence, and facilities engineering across its U.S. manufacturing operations.
SpaceX’s Starlink team is hiring a hands-on Civil Engineer to lead land development and heavy civil utility design and construction at the Bastrop production facility.
Lead structural, thermal, dynamic, and durability analyses for Relativity's turbomachinery, guiding design and qualification of flight hardware while mentoring a team of analysts.
Hands-on engineering internship at NBCUniversal's Bay Area local station supporting equipment installation, testing, documentation, and live/taped production operations in San Francisco.
Lead and elevate iOS product security at Raya by driving secure architecture, SAST/DAST, threat modeling, cloud IAM hardening, and developer enablement for a privacy-first mobile product.
Western Digital is hiring a Night-Shift Senior Supervisor, Maintenance Engineering to lead wafer-fab equipment teams and ensure maximum tool uptime, safety, and continuous improvement in San Jose.
An experienced transport engineer is needed in Kearny, NJ to perform circuit engineering, create and track orders and events (KIRKE/RMOD), and maintain network inventory using tools like PC, TCOMS, BGW, COMS, SNM and CCP.