Intel's Silicon Engineering Group seeks a CPU Core Physical Design Engineer to work on the physical implementation of cutting-edge processor designs from RTL to manufacturing-ready GDS. This role requires experience in physical design methodologies and CPU-specific design challenges to deliver world-class, high-performance, low-power processors that power Intel's industry-leading products.
Key Responsibilities
Physical Design Implementation
Verification & Signoff
CPU-Specific Expertise & Optimization
Technology Leadership & Innovation
The Minimum qualifications are required to be initially considered for this position. Minimum qualifications listed below would be obtained through a combination of industry relevant job experience, internship experience and / or schoolwork/classes/research. The preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications
Preferred Qualifications
What We Offer
Benefits:
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:
https://intel.wd1.myworkdayjobs.com/External/page/1025c144664a100150b4b1665c750003
Annual Salary Range for jobs which could be performed in the US: $104,890.00-197,230.00 USD
The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.
Work Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.If an employer mentions a salary or salary range on their job, we display it as an "Employer Estimate". If a job has no salary data, Rise displays an estimate if available.
Contribute to field-deployed RF sensor hardware and testing for Shield AI during a paid 10-week RF engineering internship in Dallas focused on RF characterization, debugging, and documentation.
Northrop Grumman is hiring a CI Equipment Engineer to manage semiconductor equipment sustainment, vendor service contracts, and continuous improvement efforts at the Linthicum Advanced Technology Lab.
Senior RF/Microwave Engineer needed to drive RF subsystem design and verification for Starlink satellites and ground communications at SpaceX's Redmond engineering site.
Motorola Solutions seeks a Testing Engineer to design and implement production test hardware and software for products manufactured in the Greater Chicago area.
Lead development and deployment of high-power semiconductor laser diodes and arrays at LLNL, providing technical direction, mentorship, and hands-on characterization to support advanced laser systems.
Experienced process/manufacturing engineer needed at QRC Group to support regulated manufacturing operations in Juncos, bringing technical troubleshooting, documentation, and continuous improvement skills.
Experienced construction professional needed to support QA/QC activities, KPI monitoring, and project reporting for a large educational construction program in Los Angeles County.
Engineer I to support NCDOT Roadway Design Unit with ORD/CADD workspace development, software support, documentation, and user training.
Lead project engineering for MW-scale power electronics at Heron Power, coordinating customer pilots, technical integration, and product readiness from concept to grid commissioning.
NYC DOT is hiring a Transportation Specialist I to oversee inspections, contract compliance, and operational performance of municipal parking garages and fields in Queens.
Lead the systems engineering IPT for the JTAGS missile-warning program, delivering requirements, MBSE, integration/test, and Matlab-based performance analysis in a classified Colorado Springs facility.
Lead the AI/ML engineering organization to design, build, and deploy scalable Generative AI and LLM solutions that drive strategic business impact across the enterprise.
Lead and manage structural dam-safety projects for AECOM’s East Region, combining technical leadership in concrete hydraulic structures with client-facing project and team management.