Let’s get started
By clicking ‘Next’, I agree to the Terms of Service
and Privacy Policy, and consent to receive emails from Rise
Jobs / Job page
Physical Design Engineer - CPU Core image - Rise Careers
Job details

Physical Design Engineer - CPU Core

Job Details:

Job Description: 

Intel's Silicon Engineering Group seeks a CPU Core Physical Design Engineer to work on the physical implementation of cutting-edge processor designs from RTL to manufacturing-ready GDS. This role requires experience in physical design methodologies and CPU-specific design challenges to deliver world-class, high-performance, low-power processors that power Intel's industry-leading products.

Key Responsibilities

Physical Design Implementation

  • Execute complete physical design flow for custom CPU designs from RTL to GDS, creating manufacturing-ready design databases
  • Perform synthesis, place and route, clock tree synthesis, floorplanning, and power/clock distribution for complex CPU cores
  • Conduct static timing analysis, reliability analysis, and power/noise analysis for high-performance processor designs
  • Optimize CPU designs to improve critical product parameters including power, frequency, and area

Verification & Signoff

  • Execute comprehensive verification and signoff processes including formal equivalence verification and static timing analysis
  • Perform reliability verification, static and dynamic power integrity analysis, and layout verification
  • Conduct electrical rule checking (ERC) and structural design checking to ensure manufacturing compliance
  • Ensure design quality and manufacturability across all verification domains

CPU-Specific Expertise & Optimization

  • Apply specialized knowledge in CPU structural and physical design including physical clock design and timing closure
  • Perform coverage analysis, multiple power domain analysis, structured placement, and routing optimization
  • Implement design-for-test (DFT) methodologies specific to CPU architectures
  • Collaborate closely with logic, circuit, architecture, and design automation teams to optimize microarchitectures

Technology Leadership & Innovation

  • Work with industry EDA vendors to build and enhance tool capabilities for high-speed, low-power synthesizable CPU design
  • Analyze design results and provide recommendations to improve current and future CPU microarchitectures
  • Participate in development and improvement of physical design methodologies and flow automation
  • Drive adoption of advanced design techniques and emerging technologies

Qualifications:

The Minimum qualifications are required to be initially considered for this position.  Minimum qualifications listed below would be obtained through a combination of industry relevant job experience, internship experience and / or schoolwork/classes/research. The preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

Minimum Qualifications

  • Bachelor's degree in Computer Engineering, Computer Science, Electrical Engineering, or STEM-related field of study
  • 2+ years of experience in VLSI circuit design and synthesis
  • 1+ years of experience in static timing analysis
  • 1+ years of experience in low power design methodologies
  • Experience with physical design EDA tools (i.e. Synopsys, Cadence, Mentor Graphics)
  • Experience with timing closure, power optimization, and signal integrity analysis

Preferred Qualifications

  • Postgraduate degree (Master's/PhD) in Computer Engineering, Computer Science, Electrical Engineering, or STEM-related field of study
  • Experience with x86 CPU architecture and Intel processor designs
  • Experience with Tcl, Perl, Python Programming
  • Experience in CPU microarchitecture and high-performance design principles


What We Offer

  • Competitive compensation and comprehensive benefits
  • Opportunity to work on industry-leading CPU architectures and technologies
  • Access to cutting-edge EDA tools and advanced process technologies
  • Collaboration with world-class CPU architects and design engineers
  • Professional development and career advancement opportunities
  • Direct impact on products powering global computing infrastructure

          

Job Type:

Experienced Hire

Shift:

Shift 1 (United States of America)

Primary Location: 

US, California, Folsom

Additional Locations:

Business group:

The Silicon Engineering Group (SIG) is a worldwide organization focused on the development and integration of SOCs, Cores, and critical IPs from architecture to manufacturing readiness that power Intel’s leadership products. This business group leverages an incomparable mix of experts with different backgrounds, cultures, perspectives, and experiences to unleash the most innovative, amazing, and exciting computing experiences.

Posting Statement:

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Position of Trust

N/A

Benefits:

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation.  Find more information about all of our Amazing Benefits here:

https://intel.wd1.myworkdayjobs.com/External/page/1025c144664a100150b4b1665c750003

 

 

Annual Salary Range for jobs which could be performed in the US: $104,890.00-197,230.00 USD

 

 

The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.

 

 

Work Model for this Role

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.

Average salary estimate

$151060 / YEARLY (est.)
min
max
$104890K
$197230K

If an employer mentions a salary or salary range on their job, we display it as an "Employer Estimate". If a job has no salary data, Rise displays an estimate if available.

Similar Jobs
Photo of the Rise User

Contribute to field-deployed RF sensor hardware and testing for Shield AI during a paid 10-week RF engineering internship in Dallas focused on RF characterization, debugging, and documentation.

Posted 10 hours ago

Northrop Grumman is hiring a CI Equipment Engineer to manage semiconductor equipment sustainment, vendor service contracts, and continuous improvement efforts at the Linthicum Advanced Technology Lab.

Photo of the Rise User
Mission Driven
Social Impact Driven
Passion for Exploration
Reward & Recognition

Senior RF/Microwave Engineer needed to drive RF subsystem design and verification for Starlink satellites and ground communications at SpaceX's Redmond engineering site.

Photo of the Rise User
Posted 10 hours ago

Motorola Solutions seeks a Testing Engineer to design and implement production test hardware and software for products manufactured in the Greater Chicago area.

Photo of the Rise User
Posted 11 hours ago

Lead development and deployment of high-power semiconductor laser diodes and arrays at LLNL, providing technical direction, mentorship, and hands-on characterization to support advanced laser systems.

Photo of the Rise User
QRC Group, Inc Hybrid PR-30, Juncos, Puerto Rico
Posted 22 hours ago

Experienced process/manufacturing engineer needed at QRC Group to support regulated manufacturing operations in Juncos, bringing technical troubleshooting, documentation, and continuous improvement skills.

The Tsui Group Hybrid No location specified
Posted 2 hours ago

Experienced construction professional needed to support QA/QC activities, KPI monitoring, and project reporting for a large educational construction program in Los Angeles County.

Photo of the Rise User
Awesome Motive Hybrid Wake County, NC
Posted 24 hours ago

Engineer I to support NCDOT Roadway Design Unit with ORD/CADD workspace development, software support, documentation, and user training.

Posted 21 hours ago

Lead project engineering for MW-scale power electronics at Heron Power, coordinating customer pilots, technical integration, and product readiness from concept to grid commissioning.

Photo of the Rise User
Posted 12 hours ago

NYC DOT is hiring a Transportation Specialist I to oversee inspections, contract compliance, and operational performance of municipal parking garages and fields in Queens.

ngc Hybrid United States-Colorado-Colorado Springs
Posted 10 hours ago

Lead the systems engineering IPT for the JTAGS missile-warning program, delivering requirements, MBSE, integration/test, and Matlab-based performance analysis in a classified Colorado Springs facility.

Photo of the Rise User

Lead the AI/ML engineering organization to design, build, and deploy scalable Generative AI and LLM solutions that drive strategic business impact across the enterprise.

Photo of the Rise User

Lead and manage structural dam-safety projects for AECOM’s East Region, combining technical leadership in concrete hydraulic structures with client-facing project and team management.

MATCH
Calculating your matching score...
BADGES
Badge ChangemakerBadge Diversity ChampionBadge Flexible CultureBadge Global CitizenBadge Work&Life Balance
CULTURE VALUES
Inclusive & Diverse
Rise from Within
Mission Driven
Diversity of Opinions
Work/Life Harmony
Growth & Learning
Transparent & Candid
Customer-Centric
BENEFITS & PERKS
Snacks
Onsite Gym
Family Coverage (Insurance)
Medical Insurance
Dental Insurance
Vision Insurance
Mental Health Resources
Life insurance
Disability Insurance
Health Savings Account (HSA)
Flexible Spending Account (FSA)
Learning & Development
Paid Time-Off
401K Matching
Maternity Leave
Paternity Leave
FUNDING
DEPARTMENTS
SENIORITY LEVEL REQUIREMENT
TEAM SIZE
EMPLOYMENT TYPE
Full-time, hybrid
DATE POSTED
November 27, 2025
Risa star 🔮 Hi, I'm Risa! Your AI
Career Copilot
Want to see a list of jobs tailored to
you, just ask me below!