About Etched
Etched is building AI chips that are hard-coded for individual model architectures. Our first product (Sohu) only supports transformers, but has an order of magnitude more throughput and lower latency than a B200. With Etched ASICs, you can build products that would be impossible with GPUs, like real-time video generation models and extremely deep & parallel chain-of-thought reasoning agents.
Job Summary
We are seeking a Design Verification Engineer to join our Systems/Performance Verification team. You will ensure the custom IPs powering Sohu — including systolic arrays, DMA engines, and NoCs — are robust, high-performance, and silicon-ready. This role demands creativity, deep technical ability, and the drive to tackle complex verification challenges. You will collaborate with architects, RTL designers, and SW/FW/emulation teams to validate correctness and performance across the full hardware-software stack.
Key responsibilities
As a DV Engineer (Systems/Performance) owning the verification of a certain area of performance features in an ASIC design, you will have responsibilities as follows:
Work closely with architects and RTL designers on verifying the performance features of the design and correlating with performance models (both pre-silicon and post-silicon).
Work closely with software and application developers on identifying performance bottlenecks and tuning the software.
Develop test plans and test infrastructure/tools for performance tuning, correlation, and verification.
Improve and maintain the architectural performance models.
Develop tests in SystemVerilog, Python, or vectors to debug and correlate the RTL and performance model.
Develop SystemVerilog or Python-based checkers for verifying the performance features.
Develop coverage monitors and analyze coverage to ensure all performance features are covered.
Debug performance issues and conduct performance tuning on silicon.
Drive end-to-end performance tuning, ensuring optimal hardware utilization, software efficiency, and architectural alignment across the ASIC design lifecycle.
You may be a good fit if you have (Must-have qualifications)
ASIC/SoC Design & Verification Experience
Strong understanding of digital design, RTL, and ASIC design flows.
Hands-on experience with performance verification, simulation, and modeling.
SystemVerilog & Python Expertise
Comfortable developing checkers, coverage monitors, and testbenches in SystemVerilog.
Skilled in writing Python scripts for automation, data analysis, and performance modeling.
Architecture & Performance Modeling Knowledge
Experience building and maintaining performance models for chip subsystems.
Understanding of memory hierarchies, pipelines, interconnects, and compute accelerators.
Software Performance Profiling
Familiarity with performance bottleneck analysis, compiler optimizations, and workload tuning
Some exposure to kernel level performance metrics and profiling tools.
Benefits
Full medical, dental, and vision packages, with generous premium coverage
Housing subsidy of $2,000/month for those living within walking distance of the office
Daily lunch and dinner in our office
Relocation support for those moving to San Jose (Santana Row)
How we’re different
Etched believes in the Bitter Lesson. We think most of the progress in the AI field has come from using more FLOPs to train and run models, and the best way to get more FLOPs is to build model-specific hardware. Larger and larger training runs encourage companies to consolidate around fewer model architectures, which creates a market for single-model ASICs.
We are a fully in-person team in San Jose (Santana Row), and greatly value engineering skills. We do not have boundaries between engineering and research, and we expect all of our technical staff to contribute to both as needed.
If an employer mentions a salary or salary range on their job, we display it as an "Employer Estimate". If a job has no salary data, Rise displays an estimate if available.
Join Etched's External IP DV team to lead verification and integration of vendor IPs (PCIe, Ethernet, CPUs, and peripherals) for a cutting-edge AI ASIC in San Jose.
A mid-senior Project Engineer II (Hydraulic Modeler) role supporting water and wastewater modeling, planning, and design for a growing, employee-owned engineering practice in the Mid-Atlantic.
Sargent & Lundy is hiring a Lead Electrical Engineer to guide protection and control design for HV/EHV substations, lead project teams, and deliver relay/SCADA solutions from design through field coordination.
Lead the design, operation, and scaling of petabyte-class storage and virtualization infrastructure for Woven by Toyota’s Infrastructure Engineering team in Palo Alto.
Electric Boat is hiring a Systems Engineer to lead electrical I&C systems engineering, integration, and test activities for submarine programs at the New London facility.
A Summer 2026 Construction Management Intern role at Dewberry in Rancho Cordova, CA, offering hands-on field engineering experience supporting construction inspection and project documentation.
Lead True Environmental's geomatics and hydrographic practice to deliver innovative geospatial solutions for environmental, coastal, and infrastructure projects.
SpaceX seeks an Automation & Controls Engineer to design, build, and commission advanced control systems for critical infrastructure at its Hawthorne manufacturing facility.
Join Etched's External IP DV team to lead verification and integration of vendor IPs (PCIe, Ethernet, CPUs, and peripherals) for a cutting-edge AI ASIC in San Jose.
Lead and grow a team of applications engineers to deliver expert SDK support and drive customer success for Shield AI's autonomy and robotics solutions in the Washington DC region.
A hands-on Electrical Engineering internship in Kimley-Horn's Nashville office supporting MEP teams on HVAC and electrical design projects while gaining practical experience with technical software and industry standards.
Starshield is hiring a Loads & Dynamics Engineer to perform dynamic analysis, FEA-based loads work, and vibration testing to support government-configured Starshield satellites.
Lead the Stern Area Systems and Special Projects team in the EDL to deliver high-quality submarine electronics and engineering design models while managing people, schedules, and integrations.
Kimley-Horn is hiring a Structural Bridge Engineer in Saint Paul to perform structural analysis, design, and project leadership for bridge and transportation structure projects.
by burning the transformer architecture into our chips, we’re creating the world’s most powerful servers for transformer inference.
10 jobs