Let’s get started
By clicking ‘Next’, I agree to the Terms of Service
and Privacy Policy, and consent to receive emails from Rise
Jobs / Job page
Analog IC Design Engineer, Senior Staff image - Rise Careers
Job details

Analog IC Design Engineer, Senior Staff

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

Your Team, Your Impact

As an Analog IC Design Senior Staff Engineer with Marvell, you’ll be a member of the Central Engineering business group. If you picture Marvell as a wheel, Central Engineering is the center hub providing IP to be used by all the other spokes on that wheel, including Automotive, Storage, Security, and Networking. You’ll be part of a small analog team making a big impact on this organization. Additionally, Marvell has the perfect size and scale for you to learn several aspects of engineering that will be new to you, but also have the time and freedom to dive deep into the details of your specialization on most projects.

What You Can Expect

Seeking a Senior Staff Analog IC Designer to be part of a Marvell's central engineering team designing highly sophisticated CMOS transceiver/SERDES/PLL products. Responsibilities would span architectural investigations and implementation for circuits such as PLL, DLL, ADC, regulators, amplifiers, TX, RX, CDRs etc. to meet key performance targets and performing design verification using industry standard tools such as SPICE, Spectre, MATLAB etc.
 

In this role, successful candidate will lead a team of analog design engineers, interface with layout, verification, and application teams and manage delivery of analog IP to successfully bring designs from concept to production.

What We're Looking For

.

Master’s degree and/or PhD Preferred in Electrical Engineering or related fields with 5+ years of experience. A successful candidate should have experience in some of the following designs:

  • PLL, Data Converters, Oscillators and high-speed SerDes design including Receiver and Transmitter design.
  • Experience in Single-ended High Density Parallel Interface for Chip to Chip Communication, DDR5/LPDDR5; GDDR6/LPDDR6 a plus
  • Experience with analog design and verification tools (Virtuoso, Spectre, ADE and post layout extraction tools) is a must
  • Knowledge of the fundamentals on signal integrity improvement, noise reduction and Multi-GHz low-jitter clock generation & distribution.
  • Good understanding of analog layouts in FinFet and its effect on high-speed designs
  • Experienced in system level pre-tape out analog validation
  • Experienced in lab chip bring-up and debugging efforts
  • Strong communication skills

Expected Base Pay Range (USD)

141,900 - 210,010, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements 

At Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com.

#LI-TD1

Average salary estimate

$175955 / YEARLY (est.)
min
max
$141900K
$210010K

If an employer mentions a salary or salary range on their job, we display it as an "Employer Estimate". If a job has no salary data, Rise displays an estimate if available.

Similar Jobs
Marvell Hybrid US - CA - Santa Clara - Marvell Park
Posted 11 hours ago

Lead Marvell's global trade compliance legal program, providing strategic guidance and managing a global team to ensure adherence to export control and import regulations.

Photo of the Rise User
Posted 7 hours ago

Contribute as an Electrical Design Engineer at ZeroMark, developing cutting-edge electronic systems for life-saving counter-drone technology.

Photo of the Rise User

ZeroMark seeks an experienced Senior Machine Learning Operations Engineer to develop and deploy cutting-edge ML solutions for AI-powered defense systems.

Strategic and innovative Systems Engineer role at Valinor, focusing on embedded software and sensor integration for field-deployed medical trauma systems.

Photo of the Rise User
ReVisionz Hybrid No location specified
Posted 21 hours ago

Experienced SPID Designers are needed for a remote 4-5 month contract supporting a U.S. nuclear project with ReVisionz.

Photo of the Rise User
Posted 18 hours ago

Innovate and optimize go-to-market systems remotely as a Sr. GTM Systems Engineer at Vercel, focusing on Salesforce and key technical integrations.

PSU Hybrid Penn State University Park
Posted 59 minutes ago

Lead critical infrastructure projects at Penn State as a hands-on manager overseeing data center and telecom facility operations.

Photo of the Rise User
Posted 19 hours ago

Zip is looking for an experienced SAP S/4HANA Integration Engineer to develop reusable, scalable integration scripts to support its cutting-edge procurement platform.

Photo of the Rise User
Posted 5 hours ago

Boeing is looking for an Industrial Engineer to lead and improve production processes for the PAC-3 missile system at their Huntsville, AL facility.

Posted 20 hours ago

Casap invites an experienced Director of Engineering to lead and scale their engineering teams in San Francisco, driving technological innovation in banking automation.

Photo of the Rise User
OTIS Hybrid OT556: Farmington Hills, 34705 West 12 Mile Rd, MI, 48331 USA
Posted 23 hours ago

Engage as a Model-Based Design Algorithm Engineer Intern at Otis Elevator, developing innovative control algorithms for state-of-the-art elevator systems.

Posted 17 hours ago

Lead Heidi’s Medical Coding engineering team to innovate and scale AI-driven compliant medical documentation within a fast-paced healthtech startup.

Posted 19 hours ago

Contribute your expertise in Java, Scala, and Rust as an Open Source Engineer to advance LanceDB’s multimodal AI database integrations and features.

Photo of the Rise User
Posted 18 hours ago
Inclusive & Diverse
Feedback Forward
Collaboration over Competition
Growth & Learning

Innovate sensor metrology and testing at OpenAI as a key contributor to pioneering AI hardware sensing systems.

MATCH
Calculating your matching score...
FUNDING
DEPARTMENTS
SENIORITY LEVEL REQUIREMENT
TEAM SIZE
No info
HQ LOCATION
No info
EMPLOYMENT TYPE
Full-time, onsite
DATE POSTED
August 8, 2025
Risa star 🔮 Hi, I'm Risa! Your AI
Career Copilot
Want to see a list of jobs tailored to
you, just ask me below!